# Homework 8

**Q1** Translation Lookaside Buffer (TLB)

GRADED

18 Points

The table below represents the current entries in the translation lookaside buffer (TLB).

| No. | User/Kernel | VPN | PFN | Valid/Invalid |
|-----|-------------|-----|-----|---------------|
| 1   | Kernel      | 5   | 21  | Valid         |
| 2   | User        | 105 | 32  | Valid         |
| 3   | User        | 120 | 10  | Invalid       |

### **Q1.1** Hit / Miss 1

4 Points

While executing the current user process, an attempt to access the page at VPN =105 is made. Is this TLB lookup a hit or miss?





# **Q1.2** Hit / Miss 2

4 Points

While executing the current user process, an attempt to access the page at VPN =120 is made. Is this TLB lookup a hit or miss?





# **Q1.3** Hit / Miss 3

4 Points

While executing the current user process, an attempt to access the page at VPN =103 is made. Is this TLB lookup a hit or miss?





# Q1.4 Context Switch

6 Points

The processor executes a context switch. Which entries in the TLB are purged?







In this class, one of the first caching schemes we discuss is direct mapped cache. With that in mind, we will explore how direct mapped cache utilizes locality.

# **Q2.1** Direct Mapped Locality

5 Points

Which type of locality does direct mapped caching take advantage of?

Temporal

# Incorrect (Fails to discuss how direct-mapped cache provides quicker access times if the cpu tries to access a byte that is already stored in the cache) Discusses Spatial locality by assuming the improvement where multiple bytes can be loaded into one cache location.

+ 0 pts

5 / 5 pts

Direct Mapped Locality Explanation

**Q2.2** Direct Mapped Locality Explanation

5 Points

Explain how direct mapped cache utilizes one type of locality to speed up memory accesses?

uses temporal localicty to bring recent memory accesses (likely used a lot) into our calculation rather than going to memory. Bring more from memory into cache at a time

# Q2.3 Direct Mapped Improvement

10 Points

In class, we discuss improvements to direct mapped caching. Discuss what this improvement is

and how it utilizes the other form of locality. 2.3 Direct Mapped Improvement 10 / 10 pts ✓ + 10 pts Correct: Discusses spatial locality by loading multiple addresses into the It uses spatial locality to bring more words into the program cache at given access. + 10 pts Alternative answer: Discusses Set or Fully associated caching in the context of spatial locality + 5 pts Discusses Set or Fully associated caching in the context of temporal **Q3** Test-and-Set + 0 pts Incorrect/Blank/No answer 14 Points

In order to support synchronization between multiple processes, why do we need a test-and-set (T&S) instruction instead of just using existing load, store, and branch if zero instructions?

To support synchronization, we need mutexes. The process for correctly utilizing a mutex is

- 1.) read a memory location
- 2.) test if the value read is 0
- 3a.) if the value is 0 then the mutex is free and we need to set the value to 1
- 3b.) if the value is 1 then the mutex is locked and we cannot enter a critical section

While we could normally execute these steps using existing load, store, and "branch if zero" instructions, the above steps need to happen atomically (they all need to happen sequentially--no interrupts can split them up). If we used the aforementioned steps and another instruction due to a thread or interrupt splits apart from our process, then we might erroneously read the mutex. The test-and-set instruction is a single instruction so all steps in this process happen atomically meaning nothing intervenes with the execution of the test-and-set instruction. QUESTION 3

# **Q4** Cache Addressing

Listed below are the cache parameters that describe the cache layout for a byte-addressable memory system:

- 4 way set associative
- 32 bit address
- block size of 64 words
- word size of 4 bytes

24 Points





Say we have two setups for hierarchical memory with the following miss rates and hit times:

# **Memory 1**

| Hardware    | Miss Rate | Hit Time |
|-------------|-----------|----------|
| L1 Cache    | 0.24      | 5 ns     |
| L2 Cache    | 0.11      | 17 ns    |
| Main Memory | 0         | 55 ns    |

# Memory 2

| Hardware    | Miss Rate | Hit Time |
|-------------|-----------|----------|
| L1 Cache    | 0.50      | 5 ns     |
| L2 Cache    | 0.31      | 7 ns     |
| Main Memory | 0         | 54 ns    |

# **Q5.1** Memory 1 EMAT

10 Points

What is the EMAT (effective memory access time) for Memory 1 in ns? Round your answer to 2

decimal places.

Effective Memory Access Time 24/24 pts 10/10 pts 4/24 pts 10/10 pts 10/10 pts 4/24 pts 10/10 pts 10/10 pts 4/24 pts 10/10 pts 10/



# 5.1 — Memory 1 EMAT 10 / 10 pts ✓ - 0 pts Correct - 10 pts Incorrect | - 2 pts Incorrect rounding - 5 pts Set missed rate equal to hit rate (i.e used m = (1 - 24)| (55.12) - 4 pts Did not consider access time at each level if it was a miss (i.e. clid not include L1 access time if it was an L2 hitl (59.69) - 6 pts Only considered total miss times at all levels (1.45)

- 10 pts Other incorrect/blank/no answer

- 5 pts Set missed rate equal to hit rate (i.e. used m = (1 - .31)) (27.13)

- 4 pts Did not consider access time at each level if it was a miss (i.e. did not include L1 access time if it was an L2 hit) (11.72)

- 6 pts Only considered total miss times at all

- 10 pts Other incorrect/blank/no answer

✓ - 0 pts Correct (16.87)
 - 0 pts Correct

10 / 10 pts

# Q5.2 Memory 2 EMAT

10 Points

What is the EMAT (effective memory access time) for Memory 2 in ns? Round your answer to 2 decimal places.



# **Q5.3** EMAT Comparison

4 Points

Which setup has a better EMAT?





# Q5.4 Work (Optional)

0 Points

If you would like partial credit in case of an incorrect answer on the previous parts, show your work in the field below or attach it as a file:







| 4.1 — Offset size            | <b>2</b> / 8 pts   |
|------------------------------|--------------------|
| 42 Index                     | <b>2</b> / 8 pts   |
| <b>4 3</b> — Tag             | <b>8</b> / 8 pts   |
| 4.4 Work (Optional)          | <b>0</b> / 0 pts   |
| QUESTION 5                   |                    |
| Effective Memory Access Time | <b>24</b> / 24 pts |
| 51 Memory 1 EMAT             | <b>10</b> / 10 pts |
| 5 2 Memory 2 EMAT            | <b>10</b> / 10 pts |
| 5 3 EMAT Comparison          | <b>4</b> / 4 pts   |
| 5.4 Work (Optional)          | <b>0</b> / 0 pts   |